# 第十一讲 STM32F103 嵌入式微处理器

- §1 MCU组成模型和学习方法
- §2 STM32F系列及命名方法
- § 3 STM32F103C8概述
- § 4 STM32F103的功能部件



# §1 MCU组成模型和学习方法

- §1.1 MCU的作用
- §1.2 MCU的组成模型
- §1.3 MCU的学习方法
- §1.4 MCU的参考资料
- §1.5 实验套件的作用
- §1.6 功能部件的学习内容
- §1.7 功能部件的学习顺序



### § 1.1 MCU的作用

- ① 名称: Micro Control Unit 微控制器
- (2) 功能 通过CPU运算、部件的功能,实现在不同 应用场合的检测、控制等功能;
- ③ 特点

以芯片的形式集成到嵌入式系统中,在完成指定功能的基础上,提供高可靠性、低成本、低功耗、体积小等特性(嵌入式系统与微机系统的差别)



# §1.2 MCU的组成模型

- ① 组成: CPU + FBs (Functional Blocks)
  - ▶ CPU核: 内部架构、位数、个数、主频等,如CM3
  - ▶ FBs 功能部件:多个,能独立运行,但受CPU控制
- ② 内部结构

CPU和FBs 通过内部三总线相互连接,即数据总线、地址总线和控制总线(包括控制信号和状态信号)

③ 两者的通信方式

CPU为主,读写功能部件的内部寄存器 功能部件工作完成后向CPU发起中断请求

# §1.3 MCU的主动学习方法

- ① 网上找资料 MCU是半导体公司设计和生产的,最新的权 威资料可以从该公司的网站上获取;
- ② 用套件做实验 由于MCU有较高的复杂度,根据说明资料直接应用是一件困难的事。用套件来熟悉和验证MCU各部件及常见扩展硬件的编程使用方法,以增加感性认识,得到编程的参考模板;
- ③ 应用MCU 通过设计练习和实物制作等环节,掌握MCU 的特性和应用方法。

### § 1.4 MCU的参考资料

- ① 数据手册(Data Sheet) 介绍某个MCU的组成和应用信息,如 STM32F103C8.pdf
- ② 用户手册(User Guider) 详细介绍一个MCU系列中的功能部件,如 STM32F103 Reference Manuals.pdf
- ③ 应用例子(App Notes) 简要介绍MCU及功能部件的应用参考, ST公司的网站www.stmicroelectronics.com
- ④ 勘误表 (Errata Sheet) 记录MCU的缺陷 (偏离DS, UG中规定的功能) 及补 救方法,如STM32F103C8 errata sheet.pdf

# §1.5 实验套件的作用

- ①提供CPU核的部件、MCU中内部功能部件的实验代码;
- ② 提供MCU外部扩展部件的使用方法(代码例);
- ③ 帮助同学掌握ARM (MCU)的集成开发环境IDE;
- ④ 库函数以及辅助软件学习,降低嵌入式系统开发难度;
- ⑤ 可以作为积累个人开发平台资源的素材。



# § 1.6 功能部件的学习内容

- ① 硬件组成:包含哪些功能电路?
- ② 主要功能:该部件有哪几种功能?
- ③ 工作模式:实现某功能的运行方式,通常有 多种,是如何选择的?
- ④ 内部寄存器的定义:控制寄存器、状态寄存器各位的含义,功能部件是让CPU读写这些内部寄存器,来选择运行模式,实现具体的功能;
- ⑤ 该部件对应的库函数有哪些?



# §1.7 功能部件的学习顺序

第一步: RCC

第二步: GPIO

第三步:中断系统、DMA

第四步: Timers、 (并列,接需选择)

A/D, D/A,

(UART, SPI, I2C), USB, CAN, EMAC

**FSMC** 

• • •



### 第十一讲 STM32F103 嵌入式微处理器

- §1 MCU组成模型和学习方法
- §2 STM32F系列及命名方法
- § 3 STM32F103C8概述
- § 4 STM32F103C8功能部件



### § 2.1 STM32F系列



http://www.stmicroelectronics.com

# § 2.2 STM32F1XX系列

- ▶主流MCU,用于工业、医疗和消费类市场的各种应用。
- ▶凭借该产品系列,意法半导体在全球ARM Cortex-M3 微控制器领域处于领先地位,同时 树立了嵌入式应用的里程碑。
- ▶该系列利用一流的外设和低功耗、低压操作实现了高性能,同时价格低、生态环境好。



### § 2.2 STM32F1XX系列

该系列包含五个产品线,它们的引脚、外设和软件均兼容。

| MHz      |                         |
|----------|-------------------------|
| 72       |                         |
| \$       | - 40 to +105 °C range   |
| 울        | · USART, SPI, PC        |
| 7        | • 16- and 32-bit timers |
| 歪        | Temperature sensor      |
| +        | · Up to 3 x 12-bit ADC  |
| 읈        | - Dual 12-bit DAC       |
| ē        | Low voltage 2.0 to      |
| 4        | 3.6 V                   |
| ortex®-M | (5 V tolerant I/Os)     |

| STM32 FI Product line   | FCPU<br>(MHz) | FLASH<br>(bytes) | RAM<br>(KB) | USB<br>2.0<br>FS | USB<br>2.0<br>FS<br>OTG | FSMC | CAN<br>2.0B | 3-phase<br>MC<br>timer | PS | SDIO | Ethernet<br>IEEE1588 | HDMI<br>CEC |
|-------------------------|---------------|------------------|-------------|------------------|-------------------------|------|-------------|------------------------|----|------|----------------------|-------------|
| STM32F100<br>Value line | 24            | 16 K to<br>512 K | 4 to<br>32  |                  |                         | •    |             | •                      |    |      |                      | •           |
| STM32F101               | 36            | 16 K to<br>1 M   | 4 to<br>80  |                  |                         | •    |             |                        |    |      |                      |             |
| STM32F102               | 42            | 16 K to<br>128 K | 4 to<br>16  | •                |                         |      |             |                        |    |      |                      |             |
| STM32F103               | 72            | 16 K to<br>1 M   | 6 to<br>96  | ٠                |                         | •    |             | •                      | •  | •    |                      |             |
| STM32F105<br>STM32F107  | 72            | 64 K to<br>256 K | 64          |                  | •                       | ٠    | 59.5        | •                      |    |      | •                    |             |



# § 2.2 STM32F1XX条列

| 36脚            | STM32F103T6 | 32k  | 10k  |
|----------------|-------------|------|------|
| 30 JAP         | STM32F103T8 | 64k  | 20k  |
|                | STM32F103C6 | 32k  | _10k |
| <48脚           | STM32F103C8 | 64k  | 20k  |
|                | STM32F103CB | 128k | 20k  |
|                | STM32F103R6 | 32k  | 10k  |
|                | STM32F103R8 | 64k  | 20k  |
| 64脚            | STM32F103RB | 128k | 20k  |
| 04 <u>л</u> др | STM32F103RC | 256k | 48k  |
|                | STM32F103RD | 384k | 64k  |
|                | STM32F103RE | 512k | 64k  |
|                | STM32F103V8 | 64k  | 20k  |
|                | STM32F103VB | 128k | 20k  |
| 100脚           | STM32F103VC | 256k | 48k  |
|                | STM32F103VD | 384k | 64k  |
|                | STM32F103VE | 512k | 64k  |
|                | STM32F103ZC | 256k | 48k  |
| 144脚           | STM32F103ZD | 384k | 64k  |
|                | STM32F103ZE | 512k | 64k  |

### § 2.3 STM32F的命名方法

#### STM32 F 103 Z E T 6 ① ② ③ ④ ⑤ ⑥ ⑦

- ① 产品系列名:固定为STM32
- ② 产品类型:F表示这是Flash产品
- ③ 产品子系列:103增强型,101基本型,105连接型
- ④ 管脚数目:
- T=36脚、C=48脚、R=64脚、V=100脚、Z=144脚
- ⑤ 闪存存储器容量:
- 6=32K, 8=64K, B=128K, C=256K, D=384K, E=512K
- ⑥ 封装信息: H=BGA、T=LQFP
- ⑦ 温度等级: 6=-40~85℃, 7=-40~105℃

(芯片的温度等级: 商业级: 0~70℃; 工业级: -40~85℃; 汽车级: -40~125℃; 军工级-55~155℃)

ZheJiang University

# 第十一讲 STM32F103 嵌入式微处理器

- §1 MCU组成模型和学习方法
- §2 STM32F系列及命名方法
- § 3 STM32F103C8概述
- § 4 STM32F103的功能部件



# § 3 STM32F103C8 概述

- § 3.1 STM32F103C8的特点
- § 3.2 STM32F103C8的组成
- § 3.3 RCC 复位和时钟控制
- §3.4 上电启动过程
- §3.5 中断系统
- § 3.6 DMA系统
- §3.7 最小应用系统



# § 3.1 STM32F103C8的特点

|               | Peripheral                            | STM32            | F103Tx  | -   | STM32F103Cx         |     | STM32F103Rx                                   |     | STM32F103Vx                       |        |
|---------------|---------------------------------------|------------------|---------|-----|---------------------|-----|-----------------------------------------------|-----|-----------------------------------|--------|
| Flash         | ı - Kbytes                            | 64               | 128     | I   | 64                  | 128 | 64                                            | 128 | 64                                | 128    |
| SRAN          | M - Kbytes                            | 2                | 0       |     | 2                   | 0   | 2                                             | 0   | 20                                |        |
| Timers        | General-purpose                       | 3                | 3       |     | 3                   | ,   | 3                                             |     | 3                                 |        |
| Tim           | Advanced-control                      |                  | 1       |     | 1                   |     | 1                                             |     | 1                                 |        |
| _             | SPI                                   | ,                | I       | 1   | 2                   |     | 2                                             | 2   | 2                                 |        |
| atio          | I <sup>2</sup> C                      | ,                | I       | 1   | 2                   |     | 2                                             |     | 2                                 |        |
| l unic        | USART                                 | 2                |         | 1   | 3                   |     | 3                                             |     | 3                                 |        |
| Communication | USB                                   | 1                |         |     | 1                   |     | 1                                             |     | 1                                 |        |
| 0             | CAN                                   | 1                |         | 1   | 1                   |     | 1                                             |     | 1                                 |        |
| GPIO          | s                                     | 26               |         |     | 37                  |     | 51                                            |     | 80                                |        |
|               | t synchronized ADC<br>ber of channels | 2<br>10 channels |         |     | 2<br>10 channels    |     | 2<br>16 channels <sup>(1)</sup>               |     | 2                                 |        |
|               | frequency                             | TO CH            | anneis  | +   | TO CHE              |     | 16 channels <sup>(1)</sup> 16 channels<br>MHz |     |                                   | anneis |
|               | ating voltage                         |                  |         | +   |                     |     | 3.6 V                                         |     |                                   |        |
| <u> </u>      | Operating temperatures                |                  | tempera | tu  | ıres: -40           |     | °C / -40 to +105 °C (see <i>Table 9</i> )     |     |                                   | le 9)  |
| Opera         |                                       |                  | tempera | tu. |                     |     | °C (see <i>Table</i> 9)                       |     |                                   |        |
| Packa         | ages                                  | VFQF             | PN36    |     | LQFP48,<br>UFQFPN48 |     | LQFP64,<br>TFBGA64                            |     | LQFP100,<br>LFBGA100,<br>UFBGA100 |        |

# § 3.1 STM32F103C8的特点

- ➤ Mainstream Performance line, ARM Cortex-M3 MCU with 64 Kbytes Flash, 72 MHz CPU, motor control, USB and CAN
- ▶48 pins, without extended 32-bit bus and FSMC (可变静态存储控制器)



# § 3.2 STM32F103C8的组成

- 1) CPU: Cortex-m3, 72 MHz;
- 2) 功能部件
- •Flash: 64KB, SRAM:20KB, FSMC
- 37 GPIO Pins with 16 Interrupt vectors, 5V-tolerant
- 9 communication interfaces2xI2C、3xUSART、2xSPI、CAN、USB 2.0
- 7 timers:
  3 x16-bit TIM with 4 chs, 1x16-bit for motor control,
  2x WDT, 24-bit Systick TIM
- 2-ch 12-bit A/D
- 7-ch DMA, RTC with Vbat
- CRC calculation unit
- 96-bit unique ID



TRACED[0:3] @V<sub>DD</sub> TPIU as AS Frace/trig Trace Ptous Power SW/JTAG ADD. controller NJTRST Volt. reg. ٧ss JTDI Fizsh obliniterrace 3.3 V to 1.8 V JTCK/SWCLK lbus Flash 512 Kbytes Cortex-M3 CPU JTMS/SWDIO 64 bit @V<sub>DDA</sub> JTDO (Dbus) F<sub>max</sub>: 48/72 MHz Supply as AF TNRST supervision POR ₄  $V_{DDA}$ Matrix POR /PDR (System) Reset ← SRAM VSSA @Y<sub>DDA</sub> NVIC 64 KB PVD 8 RC 8 MHz GP DMA1 RC 40 kHz A[25:0] ovnn Fosc\_in 7 channels D[15:0] XTAL OSC РШ OSC\_OUT 4-16 MHz CLK GP DMA2 NOE IWDG 5 channels Reset & PCLK1 NWE 8 Standby NE[4:1] ▶PCLK2 Clock Interface -V<sub>BAT</sub>=1.8 V to 3.6 V NBL[1:0] →HCLK control FCLK @<sup>V</sup>BΑΤ NWAIT FSMC NL (or NADV) OSC32\_IN XTAL32 KHZ as AF OSC32 OUT AHB RTC Backup TAMPER-RTC/ D[7:0] reg SDIO AWU ALARM/SECOND OUT CMD Backup Interface CK as AF AHB2 AHB2 > 4 channels, ETR as AF TIM2 APB2 APB1 EXT.IT WKUP > 4 channels, ETR as AF 112AF TIM3 4 channels, ETR as AF PA[15:0] < GPIO port A TIM4 TIM5 > 4 channels as AF PB[15:0] \* GPIO port B RX, TX, CTS, RTS, PC[15:0] < GPIO port C USART2 CK as AF PD[15:0] < RX, TX, CTS, RTS. GPIO port D USART3 CK as AF = 4872 PE[15:0] < GPIO port E RX,TX as AF UART4 PF[15:0] < GPIO port F RX,TX asAF UART5 PG[15:0] < GPIO port G MOSI/SD, MISO SPI2/ I2S2 SCK/CK, MCK, NSS/WS as AF 4 channels 3 compl. channels BKIN, ETR as AF TIM1 MOSI/SD, MISO SPI3 / I2S3 SCK/CK, MCK, NSS/WS as AF 4 channels TIMS 3 compl. channels I2C1 SCL, SDA, SMBA as AF BKIN, ETR as AF SCL, SDA, SMBA as AF 12C2 MOSI, MISO, SPI1 SRAM 512 B SCK, NSS as AF bxCAN device RX, TX, CTS, USART1 WWDG USBDP/CAN\_TX RTS, CK as AF USBDM/CAN\_RX USB 2.0 FS device  $\neg \neg$ Temp, sensor TIM6 12bit DAC1 → DAC\_OUT1 as AF 8 ADC 123\_INs 12-bit ADC1 common to the 3 ADCs DAC\_OUT2 as AF 125k DAC 2 TIM7 8 ADC 12\_INs common 12-bit ADC2 to ADC1 & ADC2 5 ADC3 INs on ADC3 ø۷<sub>DDA</sub> 12-bit ADC3 V<sub>REF-</sub> © V<sub>DDA</sub> V<sub>REF+ -</sub>

al14666f

嵌入式系统 jyang@zju.edu.cn

TRACECLK<sup>2</sup>

# § 3.3 RCC(Reset & Clock Control)

### 1) Chapter 8 of STM32F103 Reference Manual







# § 3.3 RCC(Reset & Clock Control)

#### 2) 多个复位源

外部复位、上电复位、看门狗复位、软件复位、低功 耗管理复位;

复位后, CPU从地址0x0000,0000处开始执行; 内部寄存器为默认值或随机值。



Figure 11. Clock tree



嵌入式系统

3)

# § 3.3 RCC(Reset & Clock Control)

#### 4) 肘钟电路的工作方式

- 为什么同时设置内、外两套肘钟振荡电路?
- 为什么肘钟电路都包含低频、高频两种肘钟?
- 主肘钟是如何设置的? 内部锁相环PLL的作用:把肘钟倍频到72MHz
- 外设总线1、外设总线2、定时器等工作时钟是 如何设置的?
- 上电启动时, 自动选用内部高速时钟;
- 上电后,通过软件(肘钟初始化)来选择外部肘钟等;
- 设置方式:根据寄存器的定义而设置。



#### 5) RCC的寄存器

#### 8.3.1 Clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31          | 30    | 29          | 28         | 27          | 26         | 25     | 24    | 23           | 22 | 21 | 20   | 19    | 18     | . 17   | 16    |
|-------------|-------|-------------|------------|-------------|------------|--------|-------|--------------|----|----|------|-------|--------|--------|-------|
| Rese        | erved | PLL3<br>RDY | PLL3<br>ON | PLL2<br>RDY | PLL2<br>ON | PLLRDY | PLLON | Reserved     |    |    |      | CSSON | HSEBYP | HSERDY | HSEON |
|             |       | r           | rw         | r           | rw         | r      | rw    |              |    |    |      | rw    | rw     | r      | rw    |
| 15          | 14    | 13          | 12         | 11          | 10         | 9      | 8     | 7            | 6  | 5  | 4    | 3     | 2      | 1      | 0     |
| HSICAL[7:0] |       |             |            |             |            |        |       | HSITRIM[4:0] |    |    |      | Res.  | HSIRDY | HSION  |       |
| r           | r     | r           | r          | r           | r          | r      | r     | rw rw rw     |    | rw | nes. | r     | rw     |        |       |

Bits 31:30 Reserved, must be kept at reset value.

Bit 29 PLL3RDY: PLL3 clock ready flag

Set by hardware to indicate that the PLL3 is locked.

0: PLL3 unlocked 1: PLL3 locked

Bit 28 PLL3ON: PLL3 enable

Set and cleared by software to enable PLL3.

Cleared by hardware when entering Stop or Standby mode.

0: PLL3 OFF 1: PLL3 ON

#### 5) RCC的寄存器

Bit 27 PLL2RDY: PLL2 clock ready flag

Set by hardware to indicate that the PLL2 is locked.

0: PLL2 unlocked 1: PLL2 locked

Bit 26 PLL2ON: PLL2 enable

Set and cleared by software to enable PLL2.

Cleared by hardware when entering Stop or Standby mode. This bit can not be cleared if the PLL2 clock is used indirectly as system clock (i.e. it is used as PLL clock entry that is used as system clock).

0: PLL2 OFF 1: PLL2 ON

Bit 25 PLLRDY: PLL clock ready flag

Set by hardware to indicate that the PLL is locked.

0: PLL unlocked 1: PLL locked

Bit 24 PLLON: PLL enable

Set and cleared by software to enable PLL.

Cleared by hardware when entering Stop or Standby mode. This bit can not be reset if the PLL clock is used as system clock or is selected to become the system clock. Software must disable the USB OTG FS clock before clearing this bit.

0: PLL OFF 1: PLL ON



Bits 23:20 Reserved, must be kept at reset value.

Bit 19 CSSON: Clock security system enable

Set and cleared by software to enable the clock security system. When CSSON is set, the clock detector is enabled by hardware when the HSE oscillator is ready, and disabled by hardware if a HSE clock failure is detected.

0: Clock detector OFF

1: Clock detector ON (Clock detector ON if the HSE oscillator is ready, OFF if not)

Bit 18 HSEBYP: External high-speed clock bypass

Set and cleared by software to bypass the oscillator with an external clock. The external clock must be enabled with the HSEON bit set, to be used by the device. The HSEBYP bit can be written only if the HSE oscillator is disabled.

0: external 3-25 MHz oscillator not bypassed

1: external 3-25 MHz oscillator bypassed with external clock

Bit 17 HSERDY: External high-speed clock ready flag

Set by hardware to indicate that the HSE oscillator is stable. This bit needs 6 cycles of the HSE oscillator clock to fall down after HSEON reset.

0: HSE oscillator not ready

1: HSE oscillator ready

Bit 16 HSEON: HSE clock enable

Set and cleared by software.

Cleared by hardware to stop the HSE oscillator when entering Stop or Standby mode. This bit cannot be reset if the HSE oscillator is used directly or indirectly as the system clock.

0: HSE oscillator OFF

1: HSE oscillator ON

Bits 15:8 HSICAL[7:0]: Internal high-speed clock calibration

These bits are initialized automatically at startup.

#### 5) RCC的寄存器

#### Bits 7:3 HSITRIM[4:0]: Internal high-speed clock trimming

These bits provide an additional user-programmable trimming value that is added to the HSICAL[7:0] bits. It can be programmed to adjust to variations in voltage and temperature that influence the frequency of the internal HSI RC.

The default value is 16, which, when added to the HSICAL value, should trim the HSI to 8 MHz  $\pm$  1%. The trimming step ( $F_{hsitrim}$ ) is around 40 kHz between two consecutive HSICAL steps.

Bit 2 Reserved, must be kept at reset value.

Bit 1 HSIRDY: Internal high-speed clock ready flag

Set by hardware to indicate that internal 8 MHz RC oscillator is stable. After the HSION bit is cleared, HSIRDY goes low after 6 internal 8 MHz RC oscillator clock cycles.

0: Internal 8 MHz RC oscillator not ready

Internal 8 MHz RC oscillator ready

Bit 0 HSION: Internal high-speed clock enable

Set and cleared by software.

Set by hardware to force the internal 8 MHz RC oscillator ON when leaving Stop or Standby mode or in case of failure of the external 3-25 MHz oscillator used directly or indirectly as system clock. This bit can not be cleared if the internal 8 MHz RC is used directly or indirectly as system clock or is selected to become the system clock.

0: Internal 8 MHz RC oscillator OFF

1: Internal 8 MHz RC oscillator ON



#### 6) RCC操作代码

```
typedef struct
  IO uint32 t CR;
  O uint32 t CFGR;
  IO uint32 t CIR;
  __IO wint32_t APB2RSTR; 定义 RCC的寄存器,其每一位的含义
 ___IO uint32_t APB1RSTR;
                       参见 技术手册的 8.3 RCC registers
 __IO uint32_t AHBENR;
 __IO uint32 t APB2ENR;
 __IO uint32 t APB1ENR;
 IO uint32 t BDCR;
 IO uint32 t CSR;
} RCC TypeDef;
#define PERIPH_BASE ((uint32_t)0x40000000)
#define APB2PERIPH BASE (PERIPH BASE + 0x10000)
                      (APB2PERIPH BASE + 0x1c00)
#define GPIOF BASE
#define GPIOF
                       ((GPIO TypeDef *) GPIOF BASE)
/********* RCC时钟 <*********/
#define AHBPERIPH_BASE (PERIPH_BASE + 0x20000)
#define RCC BASE
                       (AHBPERIPH BASE + 0x1000)
#define RCC
                      ((RCC TypeDef *) RCC BASE)
```



#### 6) RCC操作代码

```
/***** 以下是关于RCC时钟 详细请见《STM32F10XXX参考手册》6.3节RCC寄存器描述 ******/
unsigned char sws = 0;
RCC->CR |= 0X00010000; //使能外部高速时钟HSEON
while(!(RCC->CR>>17)); //将RCC CR寄存器的值右移17位, 等待HSERDY就绪, 即外部时钟就绪
/* 因为手册有要求APB1时钟频率不超过36MHZ, 而在STM32中最大为72MHZ */
/* 为了保证最大速度,我们这里设置成2分频 */
/* 设置寄存器CFGR里的8-10位的值为100 */
// RCC->CFGR = 0x00000400:
/* 寄存器CFGR的18-21四个bit位配置成以下值,则PLL就会设置成对应的值:
0000: PLL 2倍频输出 1000: PLL 10倍频输出
0001: PLL 3倍频输出 1001: PLL 11倍频输出
0010: PLL 4倍频输出 1010: PLL 12倍频输出
0011: PLL 5倍频输出 1011: PLL 13倍频输出
0100: PLL 6倍频输出 1100: PLL 14倍频输出
0101: PLL 7倍频输出 1101: PLL 15倍频输出
0110: PLL 8倍频输出 1110: PLL 16倍频输出
0111: PLL 9倍频输出 1111: PLL 16倍频输出
我们在这里,因为STM32神舟I号上的晶振是8MHZ的,配置成9倍输出就能达到STM32最大72MHZ工作频率*/
RCC->CFGR |= 7<<18; //本例程希望设置成40MHZ的工作频率, 我们在这里尝试一下
              //2右移动18位,即0011使得PLL获得5倍频输出,外部晶振是8MHZ
              //乘以4就是40MHZ了
RCC->CFGR |= 1<<16; //PLLSRC设置成1, 使得HSE时钟作为PLL输入时钟
RCC->CR |= 1<<24; //将PLL使能
FLASH->ACR|=0x32;
while(!(RCC->CR>>25)); //监控寄存器CR的PLLRDY位, 等待PLL时钟就绪
RCC->CFGR |= 1<<1; //将时钟切换寄存器配置成用pLL输出作为系统时钟
 while (sws != 0x2) //等待CFGR寄存器的2,3位为10,系统正式切换到了PLL输出作为时钟
 sws = RCC->CFGR>>2; // 将CFGR寄存器右移2位,将2,3位SWS状态移出来,
                 // 详情请见《STM32F10XXX参考手册》54页
             //这里的0x3为二进制的11,这个whlie循环设计的一个算法,为了判断sws是不是为10
 sws &= Ox3:
```

# § 3.4 STM32F103的上电启动过程

### ① 选择启动模式

CPU复位后的第4个SYSCLK上升沿BOOT1/0引脚的 电平被锁存。

| BOOT1 | BOOT | 0 启动模式     | 启动地址        | 作用         |
|-------|------|------------|-------------|------------|
| X     | 0    | FLASH      | 0x0000,0000 | 正常运行程序     |
| 0     | 1    | BootLoader | 0x1FFF,F000 | ISP, IAP功能 |
| 1     | 1    | SRAM       | 0×2000,0000 | 调试小段代码     |

#### ② 启动入口

在启动地址重映射、延时后, CPU从 0x0000,0000获取堆栈栈顶的地址, 并从 0x0000,0004所指示的地址开始执行代码。

# § 3.4 STM32F103的上电启动过程

### ③ STM32F103在MDK中的启动代码

》启动代码: MCU从"复位"到"开始执行main 函数"(称为启动过程)中所需进行的初始化工作。包括堆栈、堆、中断向量、编译参数设置等,用汇编语言编写。

▶ 参见 "STM32\_keil\_mdk启动代码发分析.txt"



### § 3.5 STM32F103的中断系统

#### 一、NVIC嵌套中断向量控制器

1) STM32F1xx的NVIC (Nested vectored interrupt controller ) 管理68 个中断源(不包括 Cortex-M3内核的16个中断源),有16个优先级可供选择;

2) 中断向量表: 即中断入口地址

Table 61. Vector table for connectivity line devices

| Position | Priority | Type of priority | Acronym   | Description                                                                                    | Address     |
|----------|----------|------------------|-----------|------------------------------------------------------------------------------------------------|-------------|
| -        | ,        | -                | -         | Reserved                                                                                       | 0x0000_0000 |
| -        | -3       | fixed            | Reset     | Reset                                                                                          | 0x0000_0004 |
| -        | -2       | fixed            | NMI       | Non maskable interrupt. The RCC<br>Clock Security System (CSS) is<br>linked to the NMI vector. | 0x0000_0008 |
| -        | -1       | fixed            | HardFault | All class of fault                                                                             | 0x0000_000C |

# § 3.5 STM32F103的中断系统

#### 2) 中断向量表: 即中断入口地址

| Priority | Type of priority                     | Acronym                                                           | Description                                                                                                                 | Address                                                                                                                                                                                                                                                                                                                                 |
|----------|--------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | cottable                             | MomManago                                                         | Momony management                                                                                                           | 0x0000 0010                                                                                                                                                                                                                                                                                                                             |
| U        | Settable                             | Meminiariage                                                      | Memory management                                                                                                           | 0x0000_0010                                                                                                                                                                                                                                                                                                                             |
| 1        | settable                             | BusFault                                                          | Pre-fetch fault, memory access fault                                                                                        | 0x0000_0014                                                                                                                                                                                                                                                                                                                             |
| 2        | settable                             | UsageFault                                                        | Undefined instruction or illegal state                                                                                      | 0x0000_0018                                                                                                                                                                                                                                                                                                                             |
| -        | -                                    | -                                                                 | Reserved                                                                                                                    | 0x0000_001C -<br>0x0000_002B                                                                                                                                                                                                                                                                                                            |
| 3        | settable                             | SVCall                                                            | System service call via SWI instruction                                                                                     | 0x0000_002C                                                                                                                                                                                                                                                                                                                             |
| 4        | settable                             | Debug Monitor                                                     | Debug Monitor                                                                                                               | 0x0000_0030                                                                                                                                                                                                                                                                                                                             |
| -        | -                                    | -                                                                 | Reserved                                                                                                                    | 0x0000_0034                                                                                                                                                                                                                                                                                                                             |
| 5        | settable                             | PendSV                                                            | Pendable request for system service                                                                                         | 0x0000_0038                                                                                                                                                                                                                                                                                                                             |
| 6        | settable                             | SysTick                                                           | System tick timer                                                                                                           | 0x0000_003C                                                                                                                                                                                                                                                                                                                             |
|          | 0<br>1<br>2<br>-<br>3<br>4<br>-<br>5 | 0 settable 1 settable 2 settable 3 settable 4 settable 5 settable | 0 settable MemManage 1 settable BusFault 2 settable UsageFault 3 settable SVCall 4 settable Debug Monitor 5 settable PendSV | 0 settable MemManage Memory management 1 settable BusFault Pre-fetch fault, memory access fault 2 settable UsageFault Undefined instruction or illegal state Reserved  3 settable SVCall System service call via SWI instruction 4 settable Debug Monitor Debug Monitor Reserved  5 settable PendSV Pendable request for system service |



# § 3.5 STM32F103的中断系统

#### 2) 中断向量表: 即中断入口地址

| 0  | 7  | settable | WWDG     | Window Watchdog interrupt                 | 0x0000_0040 |
|----|----|----------|----------|-------------------------------------------|-------------|
| 1  | 8  | settable | PVD      | PVD through EXTI Line detection interrupt | 0x0000_0044 |
| 2  | 9  | settable | TAMPER   | Tamper interrupt                          | 0x0000_0048 |
| 3  | 10 | settable | RTC      | RTC global interrupt                      | 0x0000_004C |
| 4  | 11 | settable | FLASH    | Flash global interrupt                    | 0x0000_0050 |
| 5  | 12 | settable | RCC      | RCC global interrupt                      | 0x0000_0054 |
| 6  | 13 | settable | EXTI0    | EXTI Line0 interrupt                      | 0x0000_0058 |
| 7  | 14 | settable | EXTI1    | EXTI Line1 interrupt                      | 0x0000_005C |
| :  |    |          |          |                                           |             |
| 64 | 71 | settable | CAN2_RX0 | CAN2 RX0 interrupts                       | 0x0000_0140 |
| 65 | 72 | settable | CAN2_RX1 | CAN2 RX1 interrupt                        | 0x0000_0144 |
| 66 | 73 | settable | CAN2_SCE | CAN2 SCE interrupt                        | 0x0000_0148 |
| 67 | 74 | settable | OTG_FS   | USB On The Go FS global interrupt         | 0x0000_014C |

- 二、外部中断/事件控制器 (EXTI)
- 1) 特点
- ▶19个外部中断源+1个软件中断
- >每个中断源相互独立、可屏蔽, 有专属的状态指示位
- ▶EXTI外部中断响应快,可低于一个APB2 肘钟脉冲.
- ▶EXTI可设置成中断或事件,中断触发条件可选择上升沿、 下降沿、或上升下降沿;





#### 二、外部中断/事件控制器 (EXTI)

3)16个GPIO中断的配置第n个GPIO中断源EXTIn只能是MCU的所有GPIO的所有GPIO端口的第n位中选择其中一个,通过AFIO\_EXTICRX寄存器的EXTIn[3:0]来指定。

EXTI line 16 is connected to the PVD output
EXTI line 17 is connected to the RTC Alarm event
EXTI line 18 is connected to the USB Wakeup event
EXTI line 19 is connected to the Ethernet Wakeup event



#### 三、EXTI控制器的寄存器

- ① EXTI\_IMR: Interrupt mask register bit19~bit0用于屏蔽 line 19~ line 0上的中新
- ② EXTI\_EMR: Event mask register bit19~bit0用于屏蔽 line 19~ line 0上的事件
- ③ EXTI\_RTSR: Rising trigger selection register bit19~bit0用于允许或禁止line 19~ line 0上的上升沿中断;
- ④ EXTI\_FTSR: Falling trigger selection register bit19~bit0用于允许或禁止line 19~ line 0上的下降沿中新;
- ⑤ EXTI\_SWIER: Software interrupt event register, 软件置第n位 设置1, 当EXTI\_IMR(n)为使能,则EXTI\_PR(n)置1,并产生中断;

ZheJiang University

⑥ EXTI\_PR: Pending register, 记录line 19~ line 0上有效事件发

### 四、中断的库函数

```
stm32f10x_exti.c

EXTI_DeInit (void)

EXTI_Init (EXTI_InitTypeDef* EXTI_InitStruct)

EXTI_StructInit (EXTI_InitTypeDef* EXTI_InitStruct)

EXTI_GenerateSWInterrupt (uint32_t EXTI_Line)

EXTI_GetFlagStatus (uint32_t EXTI_Line)

EXTI_ClearFlag (uint32_t EXTI_Line)

EXTI_GetITStatus (uint32_t EXTI_Line)

EXTI_ClearITPendingBit (uint32_t EXTI_Line)
```



#### 五、中断编程要点

某个软件功能是由中断信号触发而执行的,通常用两部分的代码来实现该功能:

① 中断程序

安排在中断入口处的代码,完成信息记录及简单的处理,并设置信号标记;此处的代码力求简短,以提高整个系统的实时性;

② 中断响应程序

安排在主程序(后台程序)中,判别信号标记,如果被置位,则执行中断响应代码,完成其余的功能。

#### 一、DMA特点

- DMA(Direct memory access,直接存储访问)存储器、外设(功能部件)之间的高速数据传输,无需CPU的干预;
- STM32F有2个DMA控制器, 共管理12个DMA通道, 其中DMA1有7个, DMA2有5个, 但STM32F103C8中只有DMA1, 7个DMA通道;
- 每个DMA通道具有4个可编程优先级(最高、高、中、低),连接 专属的硬件需求源,软件可触发每个通道的DMA传送;
- 每个DMA通道为单向数据传输,2端可以是存储器—存储器、外设—存储器;
- 传送数据以字节、双字节、字为单位,长度可设置,最长64KB, 传送方和接收方的数据长度必须一致;
- DMA能产生3个事件(传输到一半、传输完成、传输出错)标记, 产生中断。

#### 二、DMA组成

Figure 49. DMA block diagram in low-, medium- high- and XL-density devices **ICode** Flash **FLITF DCode** Cortex-M3 System SRAM matrix DMA1 DMA **FSMC** Ch.1 Ch.2 SDIO Bridge 2 Ch.7 AHB System Bridge 1 APB2 APB1 Arbiter USART1 TIM<sub>2</sub> USART2 DMA request USART3 TIM3 SPI1 AHB Slave UART4 TIM 4 ADC1 SPI/I2S2 TIM5 ADC3 SPI/I2S3 TIM6 TIM1 DMA2 Ch.1 12C1 TIM7 TIM8 DMA request 12C2 Ch.2 Ch.5 DMA request Arbiter AHB Slave Reset & clock control (RCC)



#### 二、DMA组成

#### Table 78. Summary of DMA1 requests for each channel

| Peripherals          | Channel 1 | Channel 2 | Channel 3           | Channel 4                         | Channel 5    | Channel 6             | Channel 7            |
|----------------------|-----------|-----------|---------------------|-----------------------------------|--------------|-----------------------|----------------------|
| ADC1                 | ADC1      | -         | -                   | -                                 | -            | -                     | -                    |
| SPI/I <sup>2</sup> S | -         | SPI1_RX   | SPI1_TX             | SPI2/I2S2_RX                      | SPI2/I2S2_TX | -                     | -                    |
| USART                | -         | USART3_TX | USART3_RX           | USART1_TX                         | USART1_RX    | USART2_RX             | USART2_TX            |
| I <sup>2</sup> C     | -         | -         | -                   | I2C2_TX                           | I2C2_RX      | I2C1_TX               | I2C1_RX              |
| TIM1                 | -         | TIM1_CH1  | -                   | TIM1_CH4<br>TIM1_TRIG<br>TIM1_COM | TIM1_UP      | TIM1_CH3              | -                    |
| TIM2                 | TIM2_CH3  | TIM2_UP   | -                   | -                                 | TIM2_CH1     | -                     | TIM2_CH2<br>TIM2_CH4 |
| TIM3                 | -         | TIM3_CH3  | TIM3_CH4<br>TIM3_UP | -                                 | -            | TIM3_CH1<br>TIM3_TRIG | -                    |
| TIM4                 | TIM4_CH1  | -         | -                   | TIM4_CH2                          | TIM4_CH3     | -                     | TIM4_UP              |



#### 三、DMA工作模式

- ① P2M:外设→存储器,通常事件触发,或软件触发;
- ② M2M:存储器→存储器,无事件触发,只有软件触发;
- ③ CIRC:循环模式,连续数据→循环缓冲,传输计数器 减为O时,会自动回复初值,继续DMA传输。



#### 四、P2M的工作过程

- ① 当数据源预定义的事件发生时,硬件自动产生X通道的MDA请求;
- ② DMA控制器接到该请求时,通过DMA通道的优先级 比较,选择优先级最高的DMA请求;
- ③ 从CPU那边夺取内部数据总线的控制权,执行优先级最高而且已就绪的DMA通道的数据传送,当DMA\_CNDTRx减为0,传送完毕,释放内部总线的控制权,产生DMA传输完毕的中断信号。



### 五、主要寄存器

- ① DMA 状态寄存器(DMA\_ISR):描述7个通道的4种状态, 传输异常、一半传输完成、全部传输完成、中断产生;
- ② DMA设置寄存器(DMA\_CCRx); x=1···7, 用于设置数据格式、M2M或CIRC模式启用、优先级、指针是否递增、中断使能、DMA使能等;
- ③ 存储器地址 (DMA\_CMARx): DMA传输的起点或终点;
- ④ 外设地址 (DMA\_CPARx): DMA传输的起点或终点;
- ⑤ 数据长度寄存器(DMA\_CNDTRx): 小于65535



### 六、库函数

使用库函数可以绕过寄存器的读写操作,提高编程效率,因为正确理解多个寄存器的每一位功能是一件很费时的工作。

#### 🖃 stm32f10x\_dma.c

- DMA\_DeInit (DMA\_Channel\_TypeDef\* DMAy\_Channelx)
- ♦ DMA\_Init (DMA\_Channel\_TypeDef\* DMAy\_Channelx, DMA\_InitTypeDef\* DMA\_InitStruct)
- DMA\_StructInit (DMA\_InitTypeDef\* DMA\_InitStruct)
- ◆ DMA\_Cmd (DMA\_Channel\_TypeDef\* DMAy\_Channelx, FunctionalState NewState)
- ♦ DMA\_ITConfig (DMA\_Channel\_TypeDef\* DMAy\_Channelx, uint32\_t DMA\_IT, FunctionalState)
- ◆ DMA\_SetCurrDataCounter (DMA\_Channel\_TypeDef\* DMAy\_Channelx, uint16\_t DataNumber)
- ♦ DMA\_GetCurrDataCounter (DMA\_Channel\_TypeDef\* DMAy\_Channelx)
- DMA\_GetFlagStatus (uint32\_t DMAy\_FLAG)
- DMA\_ClearFlag (uint32\_t DMAy\_FLAG)
- ♦ DMA\_GetITStatus (uint32\_t DMAy\_IT)
- ♦ DMA\_ClearITPendingBit (uint32\_t DMAy\_IT)



七、应用例用DMA通道6,把FLASH中32个字节传输到RAM中。

```
DMA InitTypeDef DMA InitStruct;
int main(void)
{ RCC Configuration();
 NVIC Configuration();
 DMA Delnit (DMA1_Channel6);
 DMA InitStruct.MDA PeripheralBaseAddr = (u32)DAT;// DAT[32]
 DMA InitStruct.MDA MemoryBaseAddr = (u32)RAM BUF;// Target
 DMA InitStruct.MDA DIR = DMA DIR PeripheralSRC;
 DMA InitStruct.MDA_BufferSize = 32;
 DMA InitStruct.MDA Mode = DMA Mode Normal;
 DMA InitStruct.MDA Priority = DMA Priority High;
 DMA InitStruct.MDA M2M = DMA M2M Enable;
 DMA Init(MDA Channel6, &DMA InitStruct); //初始化设置
 DMA ITConfig (DMA Channel6, DMA IT TC, ENABLE); //传输完成后中断
 DMA Cmd(DMA Channel6, ENABLE); //DMA6使能,对M2M传输,启动传输
 While (CurrDataCounterEnd!=0) { }; //等待传输结束, 中断程序中把该变量清零
```

# § 3.7 STM32F103C8的最小应用系统

最小应用系统是指能让MCU运行的基本电路;

- ➤ STM32F103C8

  芯片内包含CPU(Cortex-m3), 64KB FLASH,

  20KB SRAM,CAN, UART等;
- ▶ 调试接口:JTAG或SWD
- > 复位电路
- ➤ 晶振: 8MHz, 32.768KHz



# § 3.7 STM32F103C8的最小应用系统



# 第十一讲 STM32F103 嵌入式微处理器

- §1 MCU组成模型和学习方法
- §2 STM32F系列及命名方法
- § 3 STM32F103C8概述
- § 4 STM32F103的功能部件



# § 4 STM32F103的功能部件

- § 4.1 GPIO
- § 4.2 Timer
- § 4.3 UART
- § 4.4 A/D
- § 4.5 D/A



#### 一、引脚分布

STM32F103C8: 48引脚,PAO~15,PBO~15等



#### 二、主要功能

- ① DI 数字量输入:高电平1,低电平0,输入中断、唤醒等;
- ② DO 数字量输出:高电平1,低电平0;
- ③ AF 其它功能: 引脚复用, 预定义的功能模块引脚;

#### 三、工作模式

通过设置GPIO的寄存器来选择:

- ① Input floating、 Input pull-up、 Input-pull-down
- 2 Output open-drain. Output push-pull
- 3 Analog
- 4 Alternate function push-pull, open-drain



#### 四、结构





### 五、寄存器:由GPIO、AFIO两个寄存器组

| Table 59  | GPIO | register | man   | and | reset values |  |
|-----------|------|----------|-------|-----|--------------|--|
| Table 33. | GFIU | register | IIIap | anu | iesel values |  |

|        | Table 50. 5. 15 register map and receivance |    |                                                             |    |                   |         |                 |    |                                                                                             |         |                |         |                  |      |         |                 |         |                |                |                       |                 |         |                |                 |         |    |         |   |         |    |                |          |                 |
|--------|---------------------------------------------|----|-------------------------------------------------------------|----|-------------------|---------|-----------------|----|---------------------------------------------------------------------------------------------|---------|----------------|---------|------------------|------|---------|-----------------|---------|----------------|----------------|-----------------------|-----------------|---------|----------------|-----------------|---------|----|---------|---|---------|----|----------------|----------|-----------------|
| Offset | Register                                    | 31 | 30                                                          | 29 | 28                | 27      | 26              | 22 | 24                                                                                          | 23      | 22             | 21      | 20               | 19   | 18      | 17              | 16      | 15             | 14             | 13                    | 12              | 7       | 10             | တ               | æ       | 7  | 9       | S | 4       | က  | 2              | 1        | 0               |
| 0x00   | GPIOx<br>_CRL<br>Reset value                | [1 | CNF MODE CNF MODE 7 7 6 6 [1:0] [1:0] [1:0] 0 1 0 0 0 1 0 0 |    |                   |         |                 |    | 7 7 6 6 5 5 5 4 4 3 E3 2 2 1<br>[1:0] [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] |         |                |         |                  |      |         |                 |         | 1<br>:0]       | E              | E1 0<br>[1:0] [1:0] [ |                 |         | (1<br>[1]      | DDE<br>0<br>:0] |         |    |         |   |         |    |                |          |                 |
| 0x04   | GPIOx<br>_CRH                               | 1  | NF<br> 5<br> :0]                                            |    | DDE<br>15<br>1:0] | CI<br>1 | NF<br> 4<br>:0] | MC | DDE<br>14<br>:0]                                                                            | Ci<br>1 | NF<br>3<br>:0] | MC<br>1 | DDE<br> 3<br>:0] | CI   | NF<br>2 | MO<br>1:<br>[1: | DE<br>2 | CI<br>1<br>[1: | NF<br>1<br>:0] | M(<br>E:<br>[1:       | DD<br>11<br>:0] | CI<br>1 | NF<br>0<br>:0] | MC              | DE<br>0 | CI | NF<br>9 | M | DD<br>9 | CI | NF<br>8<br>:0] | MC<br>{1 | DDE<br>8<br>:0] |
| 0x08   | GPIOx<br>_IDR<br>Reset value                |    | Reserved                                                    |    |                   |         |                 |    |                                                                                             |         |                |         |                  | IDRy |         |                 |         |                |                |                       |                 |         |                |                 |         |    |         |   |         |    |                |          |                 |
| 0x0C   | GPIOx<br>_ODR<br>Reset value                |    | Reserved                                                    |    |                   |         |                 |    |                                                                                             |         |                |         | ,                | ODRy |         |                 |         |                |                |                       |                 |         |                |                 |         |    |         |   |         |    |                |          |                 |
| 0x10   | GPIOx<br>_BSRR<br>Reset value               | 0  | BR[15:0]                                                    |    |                   |         |                 |    |                                                                                             |         |                | 0       | 0                | 0    | 0       | 0               | 0       | 0              | 0              | BSR[                  | 15:0            | 0       | 0              | 0               | 0       | 0  | 0       | 0 |         |    |                |          |                 |
| 0x14   | GPIOx<br>_BRR<br>Reset value                |    | Reserved                                                    |    |                   |         |                 |    |                                                                                             |         |                |         | BR[15:0]         |      |         |                 |         |                |                |                       | 0               |         |                |                 |         |    |         |   |         |    |                |          |                 |
| 0x18   | GPIOx<br>_LCKR<br>Reset value               |    | Reserved 20                                                 |    |                   |         |                 |    |                                                                                             |         |                |         |                  |      |         |                 |         |                |                |                       | 0               |         |                |                 |         |    |         |   |         |    |                |          |                 |

### 六、库函数

嵌入式低层编程是通过操作寄存器来完成,非常繁琐;库函数把封 装了寄存器操作,程序员可以不需要了解寄存器的细节。

.\StdPeriphDriver\src\stm32f10x\_gpio.c

```
⊟ stm32f10x gpio.c
      ♦ GPIO_DeInit (GPIO_TypeDef* GPIOx)
      ♦ GPIO AFIODeInit (void)
     - ♦ GPIO Init (GPIO TypeDef* GPIOx. GPIO InitTypeDef* GPIO InitStruct)
     — ♦ GPIO StructInit (GPIO InitTypeDef* GPIO InitStruct)
      GPIO_ReadInputDataBit (GPIO_TypeDef* GPIOx, uint16_t GPIO_Pin)
      ♦ GPIO ReadInputData (GPIO TypeDef* GPIOx)
      ♦ GPIO_ReadOutputDataBit (GPIO_TypeDef* GPIOx, uint16 t GPIO Pin)
     --♦ GPIO_ReadOutputData (GPIO_TypeDef* GPIOx)
      ♦ GPIO SetBits (GPIO TypeDef* GPIOx, uint16 t GPIO Pin)
      ♦ GPIO ResetBits (GPIO TypeDef* GPIOx, uint16 t GPIO Pin)
      ♦ GPIO WriteBit (GPIO TypeDef* GPIOx, uint16 t GPIO Pin, BitAction BitVal)
      ♦ GPIO Write (GPIO TypeDef* GPIOx, uint16 t PortVal)
      ♦ GPIO_PinLockConfig (GPIO_TypeDef* GPIOx, uint16_t GPIO_Pin)
      GPIO_EventOutputConfig (uint8_t GPIO_PortSource, uint8_t GPIO_PinSource)

    GPIO EventOutputCmd (FunctionalState NewState)

    GPIO_PinRemapConfig (uint32_t GPIO_Remap, FunctionalState NewState)

      • GPIO_EXTILineConfig (uint8_t GPIO_PortSource, uint8_t GPIO_PinSource)
      GPIO_ETH_MediaInterfaceConfig (uint32_t GPIO_ETH_MediaInterface)
嵌入式系统 jyang@zju.edu.cn
```

#### 七、应用例

```
void LED Init(void)
    GPIO_InitTypeDef GPIO_InitStructure; //描述GPIO寄存器的结构
    GPIO_InitStructure.GPIO_Pin = PIN_LED; //选择LED控制的引脚_2
    GPIO InitStructure.GPIO Speed = GPIO Speed_50MHz; //速度_3
    GPIO InitStructure.GPIO Mode = GPIO Mode Out PP;//模式 4
    RCC_APB2PeriphClockCmd(RCC_LED, ENABLE); //给引脚加射钟_1
    GPIO Init(GPIO LED, &GPIO InitStructure); //初始化设置
```

.\8--ARM 例程\1 ARM例程\stm32例程\1, LED\流水灯\Users\Src\led.c



```
七、应用例
void LED Sets(uint8 t data)
    uint16 t setValue;
    setValue = GPIO ReadOutputData(GPIO LED); //调用API
    //((uint16 t)GPIOx->ODR)-->setValue
    setValue \&= 0 \times 000ff:
    setValue = (uint16 t)data << 8;
    //data-->setValue
    GPIO Write(GPIO LED, setValue);
                                      //调用API
    //setValue-->((uint16 t)GPIOx->ODR) //等效的寄存器操作
```

.\8--ARM 例程\1 ARM例程\stm32例程\1, LED\流水灯\Users\Src\led.c

### § 4.2 Timer

#### 一、定时器的功能和应用



- 1) 4个通用16位定时器
- 具有4个比较、扑获通道;
- ▶ 计数模式:上升、下降、上升和下降; (对比51)
- ➤ T1 为增强型,带互补输出,紧急停止等功能,可用于电机控制
- 中断产生条件:定时器溢出、比较值相等、扑获引脚有指定的跳变

Table 4. Timer feature comparison

| Timer                  | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA request generation | Capture/compare channels | Complementary outputs |
|------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------|
| TIM1                   | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                        | Yes                   |
| TIM2,<br>TIM3,<br>TIM4 | 16-bit             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                        | No                    |

- 2) 1个24位 systick timer
- > 为OS配置,产生OS的任务扫描节拍;
- 也可用作普通的减计数器;
- ▶ 特征:
- 24 位减计数器;
- 计数值可自动加载;
- 计数值为O财产生中断,该中断可屏蔽;
- 输入时钟可编程;



- 3) 2个看门狗定时器
- ▶ 看门狗作用:溢出后自动复位MCU,防止程序异常跑飞
- ▶ IWDT独立看门狗定时器
- 8位预分频计数器+12位减计数器;
- 内部40kHz肘钟源,独立于系统肘钟;





- > WWDT窗口看门狗定时器:组成
- 7位减计数器;
- 时钟源为系统时钟;



> WWDT窗口看门狗定时器:工作过程



▶ 溢出间隔:

 $tWWDG = tPCLK1 \times 4096 \times 2^WDGTB[1:0] \times (T[5:0] + 1)$  (ms)

#### 三、通用定时器-T1定时器的组成

Figure 52. Advanced-control timer block diagram



### 三、通用定时器-T1定时器的寄存器

□ 14 Advanced-control timers (TIM1&TIM8) 14.1 TIM1&TIM8 introduction 📭 14.2 TIM1&TIM8 main features # 14.3 TIM1&TIM8 functional description □ 14.4 TIM1&TIM8 registers 14.4.1 TIM1&TIM8 control register 1 (TIMx\_CR1) 🔼 14.4.2 TIM1&TIM8 control register 2 (TIMx\_CR2) 📭 14.4.3 TIM1&TIM8 slave mode control register (TIMx\_SMCR) 📭 14.4.4 TIM1&TIM8 DMA/interrupt enable register (TIMx\_DIER) 🔼 14.4.5 TIM1&TIM8 status register (TIMx\_SR) 📭 14.4.6 TIM1&TIM8 event generation register (TIMx\_EGR). 🕒 📭 14.4.7 TIM1&TIM8 capture/compare mode register 1 (TIMx CCMR1) 🛡 📭 14.4.8 TIM1&TIM8 capture/compare mode register 2 (TIMx CCMR2) 📭 14.4.9 TIM1&TIM8 capture/compare enable register (TIMx CCER) 📭 14.4.10 TIM1&TIM8 counter (TIMx\_CNT) 🔼 14.4.11 TIM1&TIM8 prescaler (TIMx\_PSC) 📭 14.4.12 TIM1&TIM8 auto-reload register (TIMx\_ARR) 14.4.13 TIM1&TIM8 repetition counter register (TIMx\_RCR) 14.4.14 TIM1&TIM8 capture/compare register 1 (TIMx\_CCR1) 📭 14.4.15 TIM1&TIM8 capture/compare register 2 (TIMx\_CCR2) 📭 14.4.16 TIM1&TIM8 capture/compare register 3 (TIMx\_CCR3) 🔼 14.4.17 TIM1&TIM8 capture/compare register 4 (TIMx\_CCR4) 14.4.18 TIM1&TIM8 break and dead-time register (TIMx\_BDTR) 14.4.19 TIM1&TIM8 DMA control register (TIMx\_DCR) 📭 14.4.21 TIM1&TIM8 register map



#### 三、通用定时器--库函数文件



### 三、通用定时器--部分库函数

🖃 🔜 stm32f10x\_tim.c ♦ TIM DeInit (TIM TypeDef\* TIMx) ◆ TIM TimeBaseInit (TIM TypeDef\* TIMx, TIM TimeBaseInitTypeDef\* TIM TimeBaseInitStruct) ◆ TIM\_OC1Init (TIM\_TypeDef\* TIMx, TIM\_OCInitTypeDef\* TIM\_OCInitStruct) ◆ TIM\_OC2Init (TIM\_TypeDef\* TIMx, TIM\_OCInitTypeDef\* TIM\_OCInitStruct) ◆ TIM OC3Init (TIM TypeDef\* TIMx, TIM OCInitTypeDef\* TIM OCInitStruct) ◆ TIM OC4Init (TIM TypeDef\* TIMx, TIM OCInitTypeDef\* TIM OCInitStruct) ◆ TIM\_ICInit (TIM\_TypeDef\* TIMx, TIM\_ICInitTypeDef\* TIM\_ICInitStruct) ◆ TIM PWMIConfig (TIM TypeDef\* TIMx, TIM ICInitTypeDef\* TIM ICInitStruct) ◆ TIM BDTRConfig (TIM TypeDef\* TIMx, TIM BDTRInitTypeDef \*TIM BDTRInitStruct) ♦ TIM\_TimeBaseStructInit (TIM\_TimeBaseInitTypeDef\* TIM\_TimeBaseInitStruct) ◆ TIM\_OCStructInit (TIM\_OCInitTypeDef\* TIM\_OCInitStruct) TIM\_ICStructInit (TIM\_ICInitTypeDef\* TIM\_ICInitStruct) ◆ TIM\_BDTRStructInit (TIM\_BDTRInitTypeDef\* TIM\_BDTRInitStruct) ♦ TIM\_Cmd (TIM\_TypeDef\* TIMx, FunctionalState NewState) TIM CtrlPWMOutputs (TIM TypeDef\* TIMx, FunctionalState NewState) ♦ TIM\_ITConfig (TIM\_TypeDef\* TIMx, uint16\_t TIM\_IT, FunctionalState NewState) ♦ TIM GenerateEvent (TIM\_TypeDef\* TIMx, uint16\_t TIM\_EventSource) ♦ TIM DMAConfig (TIM TypeDef\* TIMx, uint16 t TIM DMABase, uint16 t TIM DMABurstLength) ◆ TIM DMACmd (TIM TypeDef\* TIMx, uint16 t TIM DMASource, FunctionalState NewState) ◆ TIM\_InternalClockConfig (TIM\_TypeDef\* TIMx) ♦ TIM\_ITRxExternalClockConfig (TIM\_TypeDef\* TIMx, uint16\_t TIM\_InputTriggerSource) ♦ TIM\_TIxExternalClockConfig (TIM\_TypeDef\* TIMx, uint16\_t TIM\_TIxExternalCLKSource, uint TIM\_ETRClockModelConfig (TIM\_TypeDef\* TIMx, uint16\_t TIM\_ExtTRGPrescaler, uint16\_t TIM ♦ TIM ETRClockMode2Config (TIM\_TypeDef\* TIMx, uint16\_t TIM ExtTRGPrescaler, uint16\_t T] ◆ TIM ETRConfig (TIM TypeDef\* TIMx, uint16 t TIM ExtTRGPrescaler, uint16 t TIM ExtTRGPol ♦ TIM PrescalerConfig (TIM TypeDef\* TIMx, uint16 t Prescaler, uint16 t TIM PSCReloadMode ♦ TIM CounterModeConfig (TIM TypeDef\* TIMx, uint16 t TIM CounterMode) TIM\_SelectInputTrigger (TIM\_TypeDef\* TIMx, uint16\_t TIM\_InputTriggerSource) ♦ TIM EncoderInterfaceConfig (TIM\_TypeDef\* TIMx, uint16\_t TIM\_EncoderMode, uint16\_t TIM\_ ♦ TIM ForcedOC1Config (TIM TypeDef\* TIMx, uint16 t TIM ForcedAction) ♦ TIM ForcedOC2Config (TIM TypeDef\* TIMx, uint16 t TIM ForcedAction) ♦ TIM ForcedOC3Config (TIM TypeDef\* TIMx, uint16 t TIM ForcedAction) ◆ TIM ForcedOC4Config (TIM\_TypeDef\* TIMx, uint16\_t TIM\_ForcedAction) TIM ARRPreloadConfig (TIM TypeDef\* TIMx, FunctionalState NewState)

#### 四、库函数应用代码例

```
* @函数名 NVIC TIM5Configuration
 * @功能 配置TIM5中断向量参数函数
 * @参数 无
  * @返回值 无
static void NVIC_TIM5Configuration(void) 用户编写的函数
   NVIC InitTypeDef NVIC InitStructure;
   /* Set the Vector Table base address at 0x08000000 */
   //NVIC SetVectorTable(NVIC VectTab FLASH, 0x0000);
                                          - 调用库函数前,设置结构参数
   /* Enable the TIM5 gloabal Interrupt */
   NVIC InitStructure.NVIC IRQChannel = TIM5 IRQn;
   NVIC InitStructure.NVIC IRQChannelPreemptionPriority = 0;
   NVIC InitStructure.NVIC IRQChannelSubPriority = 1;
   NVIC InitStructure.NVIC IRQChannelCmd = ENABLE;
   NVIC Init(&NVIC InitStructure); 库函数
```



#### 四、库函数应用代码例

```
void TIM5 Init(void) 用户函数
   TIM TimeBaseInitTypeDef TIM TimeBaseStructure;
   /* TIM5 clock enable */
   RCC_APB1PeriphClockCmd(RCC_APB1Periph_TIM5, ENABLE); 使能TIM5的时钟
                                    ______TIM5 挂在外设总线1上
   TIM4 Configuration: Output Compare Timing Mode:
   TIM2CLK = 36 MHz, Prescaler = 7200, TIM2 counter clock = 7.2 MHz
   /* Time base configuration */
   //这个就是自动装载的计数值,由于计数是从o开始的,计数10000次后为9999
   TIM TimeBaseStructure.TIM Period = (10000 - 1);
   // 这个就是预分频系数,当由于为o时表示不分频所以要减1
   TIM TimeBaseStructure.TIM Prescaler = (7200 - 1);
   // 高级应用本次不涉及。定义在定时器时钟(CK INT)频率与数字滤波器(ETR,TIx)
   // 使用的采样频率之间的分频比例
   TIM TimeBaseStructure.TIM ClockDivision = 0;
                                                     库函数的输入参数设置
   77旬上计数
   TIM TimeBaseStructure.TIM CounterMode = TIM CounterMode Up;
   //初始化定时器5
   TIM TimeBaseInit(TIM5, &TIM TimeBaseStructure);
   /* Clear TIM5 update pending flag[清除TIM5溢出中断标志] */
   TIM ClearITPendingBit(TIM5, TIM IT Update);
   /* TIM IT enable */ //打开溢出中断
   TIM ITConfig(TIM5, TIM IT Update, ENABLE); -
   /* TIM5 enable counter */
   TIM_Cmd(TIM5, ENABLE); //计数器使能, 开始工作
   /* 中断参数配置 */
   NVIC TIM5Configuration(); 用户函数
```

#### 四、库函数应用代码例

```
* @函数名 TIM5 IROHandler
 * @功能 TIM5中断处理函数,每秒中断一次
 * @参数 无
 * @返回值 无
void TIM5 IRQHandler (void)
   /* www.armjishu.com ARM技术论坛 */
   static u32 counter = 0;
   if (TIM GetITStatus(TIM5, TIM IT Update) != RESET)
      TIM ClearITPendingBit(TIM5, TIM IT Update);
      /* LED1指示灯状态取反 */
      SZ STM32 LEDToggle(LED1);
      /* armjishu.com提心您:不建议在中断中使用Printf,此示例只是演示。 */
      printf("\n\rarmjishu.com提示您:不建议在中断中使用Printf,此示例只是演示。\n\r");
      printf("ARMJISHU.COM-->TIM5:%d\n\r", counter++);
```



# § 4 STM32F103的功能部件

- § 4.1 GPIO
- § 4.2 Timer
- § 4.3 UART
- § 4.4 A/D
- § 4.5 D/A



# § 4.3 USART

- 一、USART概述
- ▶ USART: Universal synchronous/asynchronous receiver transmitter, 通用同步/异步收发器
- ▶ UART: 通用异步收发器
- 1) 异步串行的字节帧

UART通信是以字节帧为单位的, 常用的字节帧:

1个起始位+8个数据位+1个校验位+1个停止位





# § 4.3 UART

#### 2) 通信参数

- ① 波特率: pbs, 每秒多少位, 即每一位的时间宽度;
- ② 数据区长度:8位(常用),或7位
- ③ 数据区顺序:低位在先(常用),或高位在先
- ④ 奇偶校验位:无、奇校验、偶校验
- ⑤ 停止位:1位、1.5位、2位

UART部件能按上述参数,自动完成一个字节帧的接收或发送;在每位宽度的中间连续采样3次,确定该位的数值; 异步通信体现在通信速度是事先约定的。



# § 4.3 UART

#### 3) stm32f103C8的USART

3个USART,可使用DMA操作,有多种工作模式:

- ➤ UART: 异步串行通信, 用于RS232、RS485
- ➤ ISO7816: 智能卡
- LIN: 串行通信,主/从功能,汽车和仪表中应用
- > IrDA: 红外数据通信



嵌入式系统 jyang@zju.edu.cn

# § 4.3 UART

#### 三、UART的工作流程

- ①接收过程:UART监听总线,有下跳变时,启动数据采样,一个字节的数据收到后,如果奇偶校验正确,则把数据存到接收寄存器中,置状接收态标志位,并向CPU申请中断,让CPU及时读取;
- ②发送过程:UART的发送寄存器接收到CPU写入的数据,立刻启动,按设定的参数逐位发送,发送完毕,置状发送态标志位,并向CPU申请中断,告诉CPU可以发送下一个字节。

ZheJiang University

# § 4.3 UART

#### 四、UART的寄存器

|        | Table 196. USART register map and re |                         |                                       |    |    |    |    |    |     |     |    |     |    |    | u reset values |          |       |                |      |     |       |      |     |      |       |                       |        |        |          |          |      |     |   |  |
|--------|--------------------------------------|-------------------------|---------------------------------------|----|----|----|----|----|-----|-----|----|-----|----|----|----------------|----------|-------|----------------|------|-----|-------|------|-----|------|-------|-----------------------|--------|--------|----------|----------|------|-----|---|--|
| Offset | Register                             | 31                      | 30                                    | 59 | 28 | 27 | 26 | 25 | 3 2 | 3 6 | 77 | 7.7 | 20 | 19 | 18             | 17       | 16    | 15             | 14   | 13  | 12    | 11   | 10  | 6    | 8     | 7                     | 9      | 5      | 4        | 3        | 2    | 1   | 0 |  |
| 0x00   | USART_SR                             | )                       | 状态寄存器 Reserved                        |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                |      |     |       |      | ı   |      | TXE   | <u>Б</u>              | HXNE   | IDLE   | ORE      | NE       |      | PE  |   |  |
|        | Heset value                          |                         | U                                     |    |    |    |    |    |     |     |    |     |    |    |                | 0        | 0     | 1              | 1    | 0   | 0     | 0    | 0   | 0    | 0     |                       |        |        |          |          |      |     |   |  |
| 0x04   | USART_DR                             | 数                       | 接收寄存器:读出<br>数据寄存器 以证实在品 G Neserved    |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                | :0]  | וס  |       |      |     |      |       |                       |        |        |          |          |      |     |   |  |
|        | Reset value                          | 1                       | ************************************* |    |    |    |    |    |     |     |    |     |    |    |                |          | 0     | 0              | 0    | 0   | 0     | 0    | 0   | 0    | 0     |                       |        |        |          |          |      |     |   |  |
| 0x08   | USART_BRR                            | 池                       | 波特率寄存器 Reserved                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       | D              | IV_I | Man | tissa | a[15 | :4] |      |       | DIV_Fraction<br>[3:0] |        |        |          |          |      |     |   |  |
|        | Heset value                          | 1                       |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       | 0              | 0    | 0   | 0     | 0    | 0   | 0    | 0     | 0                     | 0      | 0      | 0        | 0        | 0    | 0   | 0 |  |
| 0x0C   | USART_CR1                            | ł                       | 控制寄存器1 Reserved                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                | J.   | Σ   | WAKE  | 2    | S   | PEIE | TXEIE | TCIE                  | RXNEIE | IDCEIE | 2        | HE       | RWU  | SBK |   |  |
|        | Heset value                          |                         |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                |      | 0   | 0     | 0    | 0   | 0    | 0     | 0                     | 0      | 0      | 0        | 0        | 0    | 0   | 0 |  |
| 0x10   | USART_CR2                            | 控制寄存器2 Reserved         |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       | CLKEN OLS CPHA |      |     |       |      |     |      | LBCL  | Reserved              | LBDIE  | LBDL   | Reserved | ADD[3:0] |      |     |   |  |
|        | Reset value                          |                         |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                | 0    | 0   | 0     | 0    | 0   | 0    | 0     | ě                     | 0      | 0      | ş        | 0        | 0    | 0   | 0 |  |
| 0x14   | USART_CR3                            | 扌                       | 控制寄存器3 Reserved                       |    |    |    |    |    |     |     |    |     |    |    |                |          | CTSIE |                |      |     |       |      |     |      | DMAT  | DMAR                  | SCEN   | NACK   | HDSET    | IRLP     | IREN | 313 |   |  |
|        | Heset value                          | 1                       |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       |                |      |     |       |      | 0   | 0    | 0     | 0                     | 0      | 0      | 0        | 0        | 0    | 0   | 0 |  |
| 0x18   | USART_GTPR                           | 所分频寄存器 Reserved GT[7:0] |                                       |    |    |    |    |    |     |     |    |     |    |    | _              | PSC[7:0] |       |                |      |     |       |      |     |      |       |                       |        |        |          |          |      |     |   |  |
|        | Heset value                          |                         |                                       |    |    |    |    |    |     |     |    |     |    |    |                |          |       | 0              | 0    | 0   | 0     | 0    | 0   | 0    | 0     | 0                     | 0      | 0      | 0        | 0        | 0    | 0   | 0 |  |

stm32f10x usart.c

- ♦ USART\_DeInit (USART\_TypeDef\* USARTx)
- USART\_Init (USART\_TypeDef\* USARTx, USART\_InitTypeDef\* USART\_InitStruct)
- USART\_StructInit (USART\_InitTypeDef\* USART\_InitStruct)
- ♦ USART\_ClockInit (USART\_TypeDef\* USARTx, USART\_ClockInitTypeDef\* USART\_Clo-
- ◆ USART\_ClockStructInit (USART\_ClockInitTypeDef\* USART\_ClockInitStruct)
- ♦ USART\_Cmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_ITConfig (USART\_TypeDef\* USARTx, uint16\_t USART\_IT, FunctionalState
- ♦ USART\_DMACmd (USART\_TypeDef\* USARTx, uint16\_t USART\_DMAReq, FunctionalStar
- ♦ USART\_SetAddress (USART\_TypeDef\* USARTx, uint8\_t USART\_Address)
- ♦ USART\_WakeUpConfig (USART\_TypeDef\* USARTx, uint16\_t USART\_WakeUp)
- ♦ USART\_ReceiverWakeUpCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_LINBreakDetectLengthConfig (USART\_TypeDef\* USARTx, uint16\_t USART\_L]
- ♦ USART\_LINCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_SendData (USART\_TypeDef\* USARTx, uint16\_t Data)
- USART\_ReceiveData (USART\_TypeDef\* USARTx)
- ♦ USART\_SendBreak (USART\_TypeDef\* USARTx)
- USART\_SetGuardTime (USART\_TypeDef\* USARTx, uint8\_t USART\_GuardTime)
- ♦ USART\_SetPrescaler (USART\_TypeDef\* USARTx, uint8\_t USART\_Prescaler)
- ♦ USART\_SmartCardCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_SmartCardNACKCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_HalfDuplexCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_OverSampling8Cmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ◆ USART\_OneBitMethodCmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ◆ USART\_IrDAConfig (USART\_TypeDef\* USARTx, uint16\_t USART\_IrDAMode)
- ♦ USART\_IrDACmd (USART\_TypeDef\* USARTx, FunctionalState NewState)
- ♦ USART\_GetFlagStatus (USART\_TypeDef\* USARTx, uint16\_t USART\_FLAG)
- USART\_ClearFlag (USART\_TypeDef\* USARTx, uint16\_t USART\_FLAG)
- ♦ USART\_GetITStatus (USART\_TypeDef\* USARTx, uint16\_t USART\_IT)
- ♦ USART\_ClearITPendingBit (USART\_TypeDef\* USARTx, uint16\_t USART\_IT)

每种工作模式用若干个库函数来表达; 库函数说明:参见"STM32的函数说明(中文).pdf"

# § 4.3 UART

#### 六、程序例

功能:中断接收1个字节,马上发送该字节;

参见: STM32 实验18, 串口通信;

```
void USART1_IRQHandler(void)
{
    u8 k;
    if(USART_GetITStatus(USART1,USART_IT_RXNE)!=RESET)//检查指定的USART中断发生与否
    {
        k=USART_ReceiveData(USART1);
        k++;
        USART_SendData(USART1,k);//通过外设USARTx发送单个数据
        //USART_ReceiveData(USART1)返回USARTx最近接收到的数据
        while(USART_GetFlagStatus(USART1,USART_FLAG_TXE)==RESET);
    }
}
```



# § 4.3 UART

#### 六、程序例

```
int main()
{
   RCCINIT();  //系统时钟的初始化
   GPIOINIT();  // 端口的初始化
   USARTINIT();  // 串口的配置及其初始化
   NVICINIT();  // 中断模式的初始化
   while(1);
}
```

# § 4 STM32F103的功能部件

- § 4.1 GPIO
- § 4.2 Timer
- § 4.3 UART
- § 4.4 A/D
- § 4.5 D/A



- 一、A/D的概述
- ▶ STM32F103xx包含2个12位的逐次比较型ADC;
- ➤ 每个ADC有多达16个外部通道;
- ➤ ADC时钟是PCLK2经过预分频器得到;
- ➤ A/D转换时间 1~1.5us;
- > 带有自标定功能,可以减小电路漂移的影响;
- > 附加的A/D值比较功能,可实现模拟量超限的自动报警;
- ▶ 有多种A/D转换的触发源;
- ► ADC 工作电压: 2.4 V to 3.6 V;
- ▶ 输入信号电压范围: VREF- ≤ VIN ≤ VREF+



#### 二、工作方式

- 1) 单次转换模式:在每个通道上,只执行一次转换;
- 2) 连续转换模式:在每个通道上,执行连续转换;
- 3) 扫描转换模式:在一组选定的模拟输入通道上自动转换;
- 4) 启动A/D转换

软件命令、定时器(TIM1)产生的事件、外部触发和DMA触发;其中外部触发和DMA触发,允许应用程序同步AD转换和时钟的操作;

- 5) A/D转换结束后自动产生中断;
- 6) CPU通过查询状态位、中断响应、DMA方式获取A/D值。

#### 三、模块组成



#### 三、模块组成





#### 四、寄存器

```
🖃 🌓 11.12 ADC registers
    状 11.12.2 ADC control register 1 (ADC_CR1)
    🖫 11.12.3 ADC control register 2 (ADC_CR2)
    状 11.12.4 ADC sample time register 1 (ADC_SMPR1).
    罪 11.12.5 ADC sample time register 2 (ADC_SMPR2)
    Մ 11.12.6 ADC injected channel data offset register x (ADC_JOFRx) (x=1..4).
    状 11.12.7 ADC watchdog high threshold register (ADC_HTR).
    🖫 11.12.8 ADC watchdog low threshold register (ADC_LTR)
    🖫 11.12.9 ADC regular sequence register 1 (ADC_SQR1)
    状 11.12.10 ADC regular sequence register 2 (ADC_SQR2).
    Մ 11.12.11 ADC regular sequence register 3 (ADC_SQR3).
    状 11.12.12 ADC injected sequence register (ADC_JSQR):
    ₡ 11.12.13 ADC injected data register × (ADC_JDR×) (×= 1..4)
   🔐 11.12.14 ADC regular data register (ADC_DR).
```



⊟ stm32f10x adc.c ♦ ADC\_DeInit (ADC\_TypeDef\* ADCx) ◆ ADC\_Init (ADC\_TypeDef\* ADCx, ADC\_InitTypeDef\* ADC\_InitStruct) ADC\_StructInit (ADC\_InitTypeDef\* ADC\_InitStruct) ♦ ADC\_Cmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ♦ ADC DMACmd (ADC TypeDef\* ADCx, FunctionalState NewState) ♦ ADC ITConfig (ADC TypeDef\* ADCx, uint16 t ADC IT, FunctionalState NewState) ♦ ADC\_ResetCalibration (ADC\_TypeDef\* ADCx) ◆ ADC\_GetResetCalibrationStatus (ADC\_TypeDef\* ADCx) ♦ ADC\_StartCalibration (ADC\_TypeDef\* ADCx) ♠ ADC\_GetCalibrationStatus (ADC\_TypeDef\* ADCx) ADC SoftwareStartConvCmd (ADC TypeDef\* ADCx, FunctionalState NewState) ADC\_GetSoftwareStartConvStatus (ADC\_TypeDef\* ADCx) ♦ ADC\_DiscModeChannelCountConfig (ADC\_TypeDef\* ADCx, uint8\_t Number) ♦ ADC\_DiscModeCmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ADC RegularChannelConfig (ADC TypeDef\* ADCx, uint8 t ADC Channel, uint8 t Rank, uint8 t ADC SampleTime) ♦ ADC\_ExternalTrigConvCmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ◆ ADC\_GetConversionValue (ADC\_TypeDef\* ADCx) ADC\_GetDualModeConversionValue (void) ADC\_AutoInjectedConvCmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ADC InjectedDiscModeCmd (ADC TypeDef\* ADCx, FunctionalState NewState) ADC ExternalTrigInjectedConvConfig (ADC TypeDef\* ADCx, uint32 t ADC ExternalTrigInjecConv) ADC\_ExternalTrigInjectedConvCmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ADC\_SoftwareStartInjectedConvCmd (ADC\_TypeDef\* ADCx, FunctionalState NewState) ♦ ADC\_GetSoftwareStartInjectedConvCmdStatus (ADC\_TypeDef\* ADCx) ♦ ADC\_InjectedChannelConfig (ADC\_TypeDef\* ADCx, uint8\_t ADC\_Channel, uint8\_t Rank, uint8\_t ADC\_SampleTime) ADC InjectedSequencerLengthConfig (ADC TypeDef\* ADCx, uint8 t Length) ADC\_SetInjectedOffset (ADC\_TypeDef\* ADCx, uint8\_t ADC\_InjectedChannel, uint16\_t Offset) ADC\_GetInjectedConversionValue (ADC\_TypeDef\* ADCx, uint8\_t ADC\_InjectedChannel) ADC\_AnalogWatchdogCmd (ADC\_TypeDef\* ADCx, uint32\_t ADC\_AnalogWatchdog) ADC AnalogWatchdogThresholdsConfig (ADC TypeDef\* ADCx, uint16 t HighThreshold, uint16 t LowThreshold) ADC\_AnalogWatchdogSingleChannelConfig (ADC\_TypeDef\* ADCx, uint8\_t ADC\_Channel) ♦ ADC\_TempSensorVrefintCmd (FunctionalState NewState) ♦ ADC\_GetFlagStatus (ADC\_TypeDef\* ADCx, uint8\_t ADC\_FLAG) ♦ ADC\_ClearFlag (ADC\_TypeDef\* ADCx, uint8\_t ADC\_FLAG) ◆ ADC GetITStatus (ADC TypeDef\* ADCx, uint16 t ADC IT) ♦ ADC\_ClearITPendingBit (ADC\_TypeDef\* ADCx, uint16\_t ADC\_IT)

```
、ADC代码例
```

```
void RCCINIT ADC()
  SystemInit();
  RCC APB2PeriphClockCmd(RCC APB2Periph GPIOB, ENABLE);
  RCC APB2PeriphClockCmd(RCC APB2Periph AFIO, ENABLE);
  RCC APB2PeriphClockCmd(RCC APB2Periph ADC1, ENABLE);
  RCC ADCCLKConfig(RCC PCLK2 Div6);//12M 最大14M 设置ADC时钟(ADCCLK)
void ADCINIT ADC()
 ADC InitTypeDef ADC InitStructure;
 ADC InitStructure.ADC Mode = ADC Mode Independent;
 ADC InitStructure.ADC ScanConvMode = DISABLE;
 ADC InitStructure.ADC ContinuousConvMode = DISABLE;
 ADC InitStructure.ADC ExternalTrigConv = ADC ExternalTrigConv None;
 ADC InitStructure.ADC DataAlign = ADC DataAlign Right;
 ADC InitStructure.ADC NbrOfChannel = 1;
 ADC Init(ADC1, &ADC InitStructure);
 //设置指定adc的规则组通道,设置它们的转化顺序和采样时间
 ADC RegularChannelConfig(ADC1, ADC Channel 8,1, ADC SampleTime 239Cycles5);
 ADC Cmd(ADC1, ENABLE);
 ADC ResetCalibration(ADC1);//重置指定的ADC的校准寄存器
 while(ADC GetResetCalibrationStatus(ADC1));//获取ADC重置校准寄存器的状态
 ADC StartCalibration(ADC1);//开始指定ADC的校准状态
 while(ADC GetCalibrationStatus(ADC1));//获取指定ADC的校准程序
 ADC SoftwareStartConvCmd(ADC1, ENABLE);//使能或者失能指定的ADC的软件转换启动功能
```

嵌入式系统 jyang@zju.edu.cn

#### 六、代码例

```
int main()
 u32 ad=0:
 u8 i:
                   //初始化printf的系统时钟
 RCCINIT PRINTF();
                   //初始化ADC的系统时钟
 RCCINIT ADC();
                   //初始化ADC的端口配置
 GPIOINIT ADC();
 GPIOINIT PRINTF();
 USARTINIT PRINTF(); //printf串口的初始化配置
 NVICINIT PRINTF(); //printf中断模式的初始化配置
 ADCINIT ADC();
 while (1)
   ad=0:
   for (i=0; i<50; i++) // 读取50次的AD数值取其平均数较为准确
     ADC SoftwareStartConvCmd(ADC1, ENABLE);
     while(!ADC GetFlagStatus(ADC1,ADC FLAG EOC));//转换结束标志位
     ad=ad+ADC GetConversionValue(ADC1);//返回最近一次ADCx规则组的转换结果
   ad=ad/50:
   printf("ad=%f\n",ad*3.3/4096);
   delay ms(1000);
```

# § 4 STM32F103的功能部件

- § 4.1 GPIO
- § 4.2 Timer
- § 4.3 UART
- § 4.4 A/D
- § 4.5 D/A



- 一、D/A的特点
- ➤ STM32F103C8 中无DAC;
- ▶ 2个独立的12位D/A,每个D/A有一个电压信号输出端;
- ▶ 能产生三角波、随机噪声波;
- ▶ 每个DAC 具有DMA传送能力;
- ▶ 带外部触发信号,启动D/A转换;
- ▶ 外接参考电压VREF+(与ADC共用)输入,可提高DAC 分辨率;
- ➤ 输出电压计算: Vout = DA /4096\* (VREF+ VREF-)



#### 二、工作模式

- > 单通道模式和双通道模式;
- > 双通道模式中,2个DAC可以独立运行,或同时转换;
- ▶ 每个 DAC可选择 8位或12位转换模式;
- ▶ 在12位转换模式中,数据可选择左对齐,或右对齐。



#### 三、模块组成



# 四、DAC寄存器

|        |             |                                                                                |                                        |      |    |                |          | T  | abl  | le i | 75  | . D  | ΑC   | re   | egi | ste   | er I | ma  | р             |       |               |                |     |          |      |                   |                   |       |              |   |      |          |                      |
|--------|-------------|--------------------------------------------------------------------------------|----------------------------------------|------|----|----------------|----------|----|------|------|-----|------|------|------|-----|-------|------|-----|---------------|-------|---------------|----------------|-----|----------|------|-------------------|-------------------|-------|--------------|---|------|----------|----------------------|
| Offset | Register    | 31                                                                             | 30                                     | 53   | 28 | 27             | 56<br>26 | 25 | 24   | 23   | 22  | 21   | 20   | 19   | 18  | 17    | 16   | 15  | 14            | 13    | 12            | 11             | 10  | 6        | 8    | 7                 | 9                 | 5     | 4            | ဗ | 2    | 1        | 0                    |
| 0x00   | DAC_CR      |                                                                                | Res. WAWP2[3:0] WAV E2[2: 0] TSEL2 :0] |      |    |                |          |    |      |      |     |      |      |      |     | BOFF2 | EN2  |     | Res           | 3.    | <b>DMAEN1</b> | M              | AMF | 21[3     | 3:0] | E                 | /AV<br>1[2:<br>0] |       | TSEI<br>[2:0 |   |      | BOFF1    | EN1                  |
| '      | Reset value | 1                                                                              |                                        |      | O  | U              | 0        | 0  | 0    | 0    | 0   | 0    | 0    | 0    | 0   | 0     | 0    | 1   |               |       | 0             | 0              | 0   | 0        | 0    | 0                 | 0                 | 0     | 0            | 0 | 0    | 0        | 0                    |
| 0x04   | DAC_SWTRIGR | Reserved                                                                       |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       | •    | •   | -             | '     | _             | •              |     | SWTRIG1  |      |                   |                   |       |              |   |      |          |                      |
| '      | Reset value |                                                                                |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       |      |     |               | 0     | 0             |                |     |          |      |                   |                   |       |              |   |      |          |                      |
| 0x08   | DAC_DHR12R1 |                                                                                |                                        |      |    |                |          |    |      | -    | Ros | orvo | d    |      |     |       |      |     |               |       |               | DACC1DHR[11:0] |     |          |      |                   |                   |       |              |   |      |          |                      |
|        | Reset value |                                                                                | Reserved                               |      |    |                |          |    |      |      |     |      |      |      |     |       |      | 0   | 0             | 0     | 0             | 0              | 0   | 0        | 0    | 0                 | 0                 | 0     | 0            |   |      |          |                      |
| 0x0C   | DAC_DHR12L1 |                                                                                |                                        |      |    |                |          | F  | Rese | erve | d   |      |      |      |     |       |      |     |               |       |               |                | C1D | HR       | [11: |                   |                   |       |              |   | Rese | erve     | d                    |
|        | Reset value |                                                                                |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       | 0    | 0   |               |       | 0             |                |     |          |      |                   |                   |       |              |   |      |          |                      |
| 0x10   | DAC_DHR8R1  | Reserved                                                                       |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       |      |     | DACC1DHR[7:0] |       |               |                |     |          |      |                   |                   |       |              |   |      |          |                      |
|        | Reset value | _                                                                              |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       | 0    |     | 0             |       |               | 0              | 0   | 0        |      |                   |                   |       |              |   |      |          |                      |
| 0x14   | DAC_DHR12R2 | Reserved                                                                       |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       |      |     |               |       |               |                |     |          |      |                   |                   |       |              |   |      |          |                      |
|        | Reset value | 0000                                                                           |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       | 1    | 0   | 0             | 0     | U             | 0              | 0   | U        |      |                   |                   |       |              |   |      |          |                      |
| 0x18   | DAC_DHR12L2 | Reserved 0 0 0 0 0 0 0 0                                                       |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       | erve | d   |               |       |               |                |     |          |      |                   |                   |       |              |   |      |          |                      |
|        | Reset value |                                                                                |                                        |      |    |                |          |    |      |      |     |      |      |      |     | U     | U    | 0   | 1 -           |       |               | [7:0]          |     |          |      |                   |                   |       |              |   |      |          |                      |
| 0x1C   | DAC_DHR8R2  |                                                                                |                                        |      |    |                |          |    |      |      |     | F    | Rese | erve | d   |       |      |     |               |       |               |                |     |          |      | Ļ                 |                   |       |              |   | -    |          | _                    |
|        | DAC_DHR12RD |                                                                                | DACC2DHD[11-0]                         |      |    |                |          |    |      |      |     |      |      |      |     |       | _    | I U | 0             | 0     |               | 0              | 0   | 0        | U    |                   |                   |       |              |   |      |          |                      |
| 0x20   | Reset value | F                                                                              | Rese                                   | erve | ed | DACC2DHR[11:0] |          |    |      |      |     |      |      |      |     |       | ı    | Res | erve          | d     | 0             | 0              | 0   | 10       | TO   | TO                | 10                | 7[11: |              | 0 | 0    |          |                      |
|        | DAC_DHR12LD |                                                                                |                                        |      |    |                |          |    | 0    | 0    | 0   | 0    | 0    | 0    | U   | 0     |      |     |               |       | l .           |                |     | _        |      | U                 | ٢                 | 0     | 0            | 0 | U    | -        |                      |
| 0x24   | Reset value | DACC2DHR[11:0] DACC1DHR[11<br>0 0 0 0 0 0 0 0 0 0 0 0 Reserved 0 0 0 0 0 0 0 0 |                                        |      |    |                |          |    |      |      |     |      |      |      | 10  | 10    | 10   | 10  | 10            | Resen |               |                | d   |          |      |                   |                   |       |              |   |      |          |                      |
|        | DAC_DHR8RD  | Ŭ                                                                              | DACC2DHR[7:0]                          |      |    |                |          |    |      |      |     |      |      |      | Ľ   | Ľ     |      | )1  |               |       |               |                |     |          |      |                   |                   |       |              |   |      |          |                      |
| 0x28   | Reset value |                                                                                |                                        |      |    |                |          | F  | Rese | erve | d   |      |      |      |     |       |      | 0   | TO            |       | 0             | 0              | 0   | •        | 10   | 0                 |                   | 10    | CC1I         |   |      |          | 0                    |
|        | DAC_DOR1    |                                                                                |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       |      | Ľ   | Ľ             | Ľ     | L             | _              | _   | _        |      | 0 0 0 0 0 0 0 0 0 |                   |       |              |   |      |          |                      |
| 0x2C   | Reset value |                                                                                |                                        |      |    |                |          |    |      | F    | Res | erve | d    |      |     |       |      |     |               |       |               | 0              | 0   | 0        | 0    |                   |                   |       |              |   |      |          | 0                    |
| 0.00   | DAC_DOR2    |                                                                                |                                        |      |    |                |          |    |      |      | _   |      |      |      |     |       |      |     |               |       |               | $\vdash$       |     | <u> </u> |      | ACC2DOR[11:0]     |                   |       |              |   |      |          | $\dashv$             |
| 0x30   | Reset value |                                                                                |                                        |      |    |                |          |    |      | F    | 1es | erve | d    |      |     |       |      |     |               |       |               |                |     |          |      |                   |                   |       |              |   |      |          | 0                    |
|        |             | -                                                                              |                                        |      |    |                |          |    |      |      |     |      |      |      |     |       |      |     |               |       |               | -              | -   | <b>—</b> | -    | +                 | +                 | -     | -            | - | +    | $\vdash$ | $oldsymbol{\square}$ |

#### 五、库函数

```
📰 stm32f10x_dac.c
  DAC DeInit (void)
  ◆ DAC_Init (uint32_t DAC_Channel, DAC_InitTypeDef* DAC_InitStruct)
  ◆ DAC StructInit (DAC InitTypeDef* DAC InitStruct)
  ♦ DAC Cmd (uint32 t DAC Channel, FunctionalState NewState)
 - ♦ DAC_ITConfig (uint32_t DAC_Channel, uint32_t DAC_IT, FunctionalState NewState)

    DAC_DMACmd (uint32_t DAC_Channel, FunctionalState NewState)

    DAC_SoftwareTriggerCmd (uint32_t DAC_Channel, FunctionalState NewState)

  ◆ DAC_DualSoftwareTriggerCmd (FunctionalState NewState)

    DAC_WaveGenerationCmd (uint32_t DAC_Channel, uint32_t DAC_Wave, FunctionalState St)

  ♦ DAC_SetChannel1Data (uint32_t DAC_Align, uint16_t Data)
  ♦ DAC SetChannel2Data (uint32 t DAC Align, uint16 t Data)

    DAC_SetDualChannelData (uint32_t DAC_Align, uint16_t Data2, uint16_t Data1)

    DAC_GetDataOutputValue (uint32_t DAC_Channel)

  ♦ DAC_GetFlagStatus (uint32_t DAC_Channel, uint32_t DAC_FLAG)

    DAC_ClearFlag (uint32_t DAC_Channel, uint32_t DAC_FLAG)

  ◆ DAC GetITStatus (uint32 t DAC Channel, uint32 t DAC IT)

    DAC_ClearITPendingBit (uint32_t DAC_Channel, uint32_t DAC_IT)
```



#### 六、程序例

```
PA4 用作DA OUT
void RCCINIT(void)
                         此例中MCU是STM32F103ZE
    SystemInit()://72m
  RCC APB2PeriphClockCmd(RCC APB2Peripk GPIOA,ENABLE);
  RCC APB2PeriphClockCmd(RCC APB2Periph USART1, ENABLE);
  RCC APB2PeriphClockCmd(RCC APB2Periph AFIO, ENABLE);
  RCC APB1PeriphClockCmd(RCC APB1Periph DAC,ENABLE);
                      7/DAC初始化配置
void DACINIT(void)
  DAC InitTypeDef DAC InitStructure;
  DAC InitStructure.DAC Trigger=DAC Trigger None;//不使用出发功能
  DAC InitStructure.DAC WaveGeneration=DAC WaveGeneration None;//不使用三角波
  77屏蔽 幅值设置
  DAC InitStructure.DAC LFSRUnmask TriangleAmplitude=DAC LFSRUnmask BitO;
  7/ 奚闭缓存
  DAC_InitStructure.DAC_OutputBuffer=DAC_OutputBuffer_Disable;
  DAC Init(DAC Channel 1,&DAC InitStructure);//初始化DAC通道1
  DAC Cmd(DAC Channel 1,ENABLE);//使能DAC1
  DAC_SetChannel1Data(DAC_Align_12b_R,0);//12位 右对齐 写0数据
```

#### 六、程序例

```
int main()
 u8 i;
 float da;
 RCCINIT();
 GPIOINIT();
 NVICINIT();
 USARTINIT();
 DACINIT();
 while (1)
   da=0;
    for (i=0; i<=10; i++)
      da=i*400;
      //12位 右对齐 PA4 端口输出
      DAC SetChannel1Data(DAC Align 12b R,da);
      printf("da=%fv\n",3.3*da/4096);
      delayms (1000);
      delayms (1000);
      delayms (1000);
      delayms (1000);
      delayms(1000);//间隔5秒输出一个电压
```

### 第十一讲 小结

- §1 MCU组成模型和学习方法
- §2 STM32F系列及命名方法
- § 3 STM32F103C8概述
- § 4 STM32F103的功能部件



# MCU的学习内容

- 1) CPU:功能、组成、寻址方式和指令系统;
- 2)功能部件:功能、组成、工作方式、寄存器、库 函数、典型应用场合和代码等;
- 3) 其它常用功能部件将在后续章节、实验课上介绍, 目标是掌握MCU功能部件的学习方法,从资料、 到实验代码、应用测试,然后能举一反三。



### 实验作业

- ●做一个控制系统,输入是温度/光敏传感器,输出是步进/直流电机。
- ●设定一个初始值(以当前温度/亮度为参考),如果传感器温度/亮度 超过初始值,则电机正传;如果低于设定值,则电机反转
- 当前值和初始值差异越大,则电机转速越快。

ZheJiang University

# 致谢

# 谢谢!

